## i3A Series

## RELIABILITY DATA

## 信頼性データ

\* 試験結果は、代表データでありますが、全ての製品はほぼ同等な特性を示します。 従いまして、以下の結果は参考値とお考え願います。

Test results are typical data. Nevertheless the following results are considered to be reference data because all units have nearly the same characteristics.

| Qualification Report Summary for: i3A008A033V-001-R                                                                                                               |             |          |        |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------|--------|
| sample universe: Units manufactured at TDK-Lambda Malaysia in week 14 - 2017,Lot                                                                                  |             |          |        |
| umber:753ML0                                                                                                                                                      | Samples     | Failures | Notes  |
| /isual Inspection                                                                                                                                                 |             |          |        |
| spect for quality and workmanship                                                                                                                                 | 140         |          |        |
| limension check                                                                                                                                                   |             |          |        |
| spect physical dimensions against mechanical requirements                                                                                                         | 140         |          |        |
| itial characterization                                                                                                                                            |             |          |        |
| easurements of all applicable tests of manufacturing test requirements.                                                                                           | 140         |          |        |
| ALT Low Temperature Limits Test - IPC9592A D.1.1.1                                                                                                                |             |          |        |
| ecrease temperature until UUT is out of regulation                                                                                                                | 3           |          |        |
| ALT High Temperature Limits Test - IPC9592A D.1.1.2 crease temperature until UUT is out of regulation                                                             | 2           |          |        |
| ALT Input Voltage Test - IPC9592A D.1.1.5                                                                                                                         | 3           |          |        |
| crease input voltage until UUT is out of regulation. This test is performed at both low                                                                           |             |          |        |
| mperature -50°C (found in D.1.1.1)and high temperature 90°C (found in D.1.1.2)                                                                                    | 3           |          |        |
| ALT Output Load Test - IPC9592A D.1.1.6                                                                                                                           |             |          |        |
| crease output load until UUT is out of regulation at high temperature 90 °C (found in                                                                             |             |          |        |
| 1.1.2)                                                                                                                                                            | 3           |          |        |
| ALT Combined Stress Test (CST) - IPC9592A D.1.1.7                                                                                                                 |             |          |        |
| nree samples were subjected to 6 cycles of thermal cycling combined with vibration                                                                                |             |          |        |
| ,10, 15, 25, 35, & 45 Grms), while power cycling at loaded output conditions. The                                                                                 |             |          |        |
| ermal cycles were from +95°C to -40°C (air temperature) with an 18-minute dwell at                                                                                | 2           |          | Noto 1 |
| ach extreme (ramp rate: 30°C – 45°C per minute).                                                                                                                  | 3           |          | Note1  |
| emperature Humidity Bias (THB) - IPC9592A 5.2.4.1 amples are exposed to 85% relative humidity at a temperature of 85°C. Input voltage                             |             |          |        |
| at high line (53V) and minumum output load. Output voltage is measured every                                                                                      |             |          |        |
| ninute.                                                                                                                                                           |             |          |        |
| 1000 hours                                                                                                                                                        | 30          |          |        |
| ife Test - High Temperature Operating Bias (HTOB) - IPC9592A 5.2.5                                                                                                |             |          |        |
| amples are preconditioned for 168 hours at 85°C/85%RH and two reflows. UUTs are                                                                                   |             |          |        |
| paded at 95% of full load. Ambient temperature is set to stabilize the "hot spot" Tref                                                                            |             |          |        |
| oint at approximately 95°C±5°C 1000 hours                                                                                                                         | 30          |          |        |
|                                                                                                                                                                   | 30          |          |        |
| emperature Cycling Test (TCT) - IPC9592A 5.2.6 <sup>3</sup> amples exposed in an air-to-air thermal shock chamber between temperatures of -40                     |             |          |        |
| o 125°C at a ramp rate of approximately 60°C per minute. Dwell time at each extreme                                                                               |             |          |        |
| 15 minutes.                                                                                                                                                       |             |          |        |
| fter approximately every 100 cycles, all parts are visually check and tested with the                                                                             |             |          |        |
| ill complement of tests including, but not limited to efficiency, Ripple, Line regulation,                                                                        |             |          |        |
| nd Load regulation.                                                                                                                                               |             |          |        |
| 700 thermal cycles                                                                                                                                                | 30          |          |        |
| ower and Temperature Cycle (PTC) - IPC9592A 5.2.7                                                                                                                 |             |          |        |
| amples exposed to a combined power thermal cycling at 8 amps output load. The                                                                                     |             |          |        |
| eference temperature range is approximately 99°C to 99°C. The dwell time at each                                                                                  |             |          |        |
| emperature is approximately 18 minutes. The thermal                                                                                                               |             |          |        |
|                                                                                                                                                                   |             |          |        |
| Imp rate is approximately 15°C to 25°C per minute. Each line cycle is low line (9V), pominal line (24V), high line (53V) 60 seconds each and line off 60 seconds. |             |          |        |
| 100 thermal cycles                                                                                                                                                | 3           |          |        |
| lotes                                                                                                                                                             |             | C        | AR     |
| ) Two of the three test units completed CST with no failures. During the 6th Cycle (+95                                                                           | °C to -40°C |          |        |
| t 45Grms), Sample 1 failed. Sample 1 did not recover at lab ambient conditions. Sample                                                                            |             |          |        |
| assed with no anomalies or issues. Post test visual inspection revealed no visible dama                                                                           |             |          |        |
| account in anomalico di locaco. I cot toot vicadi inopositori revodica ne vicibie danni                                                                           |             |          |        |